High Fidelity Spin Readout in a CMOS Device
Invited
Abstract
In particular, it is nowadays possible to trap single electron spins in silicon quantum dots and perform high fidelity quantum gates. These demonstrations combined with the intrinsic properties of the silicon lattice (low spin orbit and hyperfine interaction) make CMOS device an excellent candidate for scalable quantum architectures.
In this presentation, we will show how we can detect a single spin in a CMOS device thanks to an original approach which combines gate-based dispersive charge sensing and a latched Pauli spin blockade mechanism. This scalable method allows us to read out a single spin with a fidelity above 98% for 0.5 ms integration time. Moreover, we show that the demonstrated high read-out fidelity is fully preserved up to 0.5 K. Finally, we will show how these results holds particular relevance for the future co-integration of spin qubits and classical control electronics.
–
Presenters
-
Matias Urdampilleta
Institu Néel, CNRS, CNRS, Grenoble INP, Institut Néel, Université Grenoble Alpes
Authors
-
Matias Urdampilleta
Institu Néel, CNRS, CNRS, Grenoble INP, Institut Néel, Université Grenoble Alpes
-
David J. Niegemann
Institu Néel, CNRS, CNRS, Grenoble INP, Institut Néel, Université Grenoble Alpes
-
Emmanuel chanrion
Institu Néel, CNRS
-
Baptiste jadot
Institu Néel, CNRS
-
Cameron spence
Institu Néel, CNRS
-
Pierre-André mortemousque
Leti, CEA
-
Christopher Bauerle
Institu Néel, CNRS
-
Benoit Bertrand
Leti, CEA, CEA/LETI-MINATEC, CEA-Grenoble, CEA, Grenoble, CEA, LETI, Minatec Campus, F-38054 Grenoble, France
-
romain maurand
IRIG, CEA
-
xavier jehl
IRIG, CEA
-
marc sanquer
IRIG, CEA
-
Silvano De Franceschi
IRIG, CEA
-
Maud Vinet
Leti, CEA, CEA/LETI-MINATEC, CEA-Grenoble, CEA Leti, CEA, Grenoble, CEA, LETI, Minatec Campus, F-38054 Grenoble, France
-
Tristan Meunier
Institu Néel, CNRS, CNRS, Grenoble INP, Institut Néel, Université Grenoble Alpes